## Features

Low-voltage and Standard-voltage Operation

- V<sub>CC</sub> = 1.7V to 5.5V

- Internally Organized 256 x 8 (2K)
- Two-wire Serial Interface
- Schmitt Trigger, Filtered Inputs for Noise Suppression
- Bidirectional Data Transfer Protocol
- 1MHz (5V), 400kHz (1.7V, 2.5V, 2.7V) Compatibility
- Write Protect Pin for Hardware Data Protection
- 8-byte Page (2K) Write Modes
- Partial Page Writes Allowed
- Self-timed Write Cycle (5ms max)
- High-reliability
  - Endurance: 1 Million Write Cycles
  - Data Retention: 100 Years
- Green (Pb/Halide-free/RoHS Compliant) Package Options
- Die Sales: Wafer Form and Tape and Reel

# Description

The Atmel<sup>®</sup> AT24C02C provides 2048-bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as 256-words of 8-bits each. The device is optimized for use in many industrial and commercial applications where lowpower and low-voltage operation are essential. The AT24C02C is available in spacesaving 8-lead PDIP, 8-lead TSSOP, 8-lead JEDEC SOIC, 8-lead UDFN, 5-lead SOT23 and 8-ball VFBGA packages and is accessed via a two-wire serial interface.

#### Table 0-1.Pin Configuration

| Pin Name | Function           |
|----------|--------------------|
| A0 - A2  | Address Inputs     |
| SDA      | Serial Data        |
| SCL      | Serial Clock Input |
| WP       | Write Protect      |
| GND      | Ground             |
| VCC      | Power Supply       |

Note: For use of 5-lead SOT23, the software A2, A1, and A0 bits in the device address word must be set to zero to properly communicate

| 8     | -le | ad P       | DI | Р     |
|-------|-----|------------|----|-------|
| A0 🗆  | 1   | $\bigcirc$ | 8  | □ vcc |
| A1 🗆  | 2   |            | 7  | □ WP  |
| A2 🗆  | 3   |            | 6  | SCL   |
| GND 🗆 | 4   |            | 5  | □ SDA |
|       |     |            |    |       |

| 8-    | -lead TS | S | ЭР    |
|-------|----------|---|-------|
| A0 🗆  | 1        | 8 | 🗅 vcc |
| A1 🗌  | 2        | 7 | 🗆 WP  |
| A2 🗌  | 3        | 6 | 🗆 SCL |
| GND [ | 4        | 5 | 🗆 SDA |





8-lead UDFN

SDA 5 4 GND

**Bottom View** 

8-ball VFBGA

**Bottom View** 

1 A0

2 A1 3 A2

① A0

3 A2

④ GND

2 A1

VCC 8

WP Z

SCL 6

VCC 8

SDA 5

WP 🗇

SCL 6

|  | R          |
|--|------------|
|  | _ <b>`</b> |

Two-wire Serial Electrically Erasable and Programmable Read-only Memory 2K (256 x 8)

## Atmel AT24C02C







## Absolute Maximum Ratings

| Operating Temperature55°C to +125°C                       |
|-----------------------------------------------------------|
| Storage Temperature65°C to +150°C                         |
| Voltage on Any Pin<br>with Respect to Ground1.0V to +7.0V |
| Maximum Operating Voltage 6.25V                           |
| DC Output Current 5.0 mA                                  |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



#### Figure 0-1. Block Diagram

## 1. Pin Description

**SERIAL CLOCK (SCL):** The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device.

**SERIAL DATA (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open-collector devices.

**DEVICE/PAGE ADDRESSES (A2, A1, A0):** The A2, A1 and A0 pins are device address inputs that are hard wired for the Atmel<sup>®</sup> AT24C02C. As many as eight 2K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section).

**WRITE PROTECT (WP):** AT24C02C has a write protect pin that provides hardware data protection. The write protect pin allows normal read/write operations when connected to ground (GND). When the write protect pin is connected to  $V_{CC}$ , the write protection feature is enabled and operates as shown in Table 1-1.

Table 1-1.Write Protect

| WP Pin<br>Status   | Part of the Array Protected  |
|--------------------|------------------------------|
|                    | Atmel 24C02C                 |
| At V <sub>CC</sub> | Full (2K) Array              |
| At GND             | Normal Read/Write Operations |





## 2. Memory Organization

**Atmel AT24C02C, 2K SERIAL EEPROM:** Internally organized with 32 pages of 8-bytes each, the 2K requires an 8-bit data word address for random word addressing.

#### **Table 2-1.**Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A = 25 \cdot C$ , f = 1.0MHz,  $V_{CC} = +1.7V$  to +5.5V

| Symbol           | Test Condition                                                             | Мах | Units | Conditions     |
|------------------|----------------------------------------------------------------------------|-----|-------|----------------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)                                             | 8   | pF    | $V_{I/O} = 0V$ |
| C <sub>IN</sub>  | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6   | pF    | $V_{IN} = 0V$  |

Note: 1. This parameter is characterized and is not 100% tested

#### Table 2-2.DC Characteristics

Applicable over recommended operating range from:  $T_{AI} = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $V_{CC} = +1.7V$  to +5.5V (unless otherwise noted)

| Symbol           | Parameter                               | Test Condition                        | Min                   | Тур  | Мах                   | Units |
|------------------|-----------------------------------------|---------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>CC1</sub> | Supply Voltage                          |                                       | 1.7                   |      | 5.5                   | V     |
| V <sub>CC2</sub> | Supply Voltage                          |                                       | 2.5                   |      | 5.5                   | V     |
| V <sub>CC3</sub> | Supply Voltage                          |                                       | 2.7                   |      | 5.5                   | V     |
| V <sub>CC4</sub> | Supply Voltage                          |                                       | 4.5                   |      | 5.5                   | V     |
| I <sub>CC</sub>  | Supply Current V <sub>CC</sub> = 5.0V   | READ at 100kHz                        |                       | 0.4  | 1.0                   | mA    |
| I <sub>CC</sub>  | Supply Current V <sub>CC</sub> = 5.0V   | WRITE at 100kHz                       |                       | 2.0  | 3.0                   | mA    |
| I <sub>SB1</sub> | Standby Current V <sub>CC</sub> = 1.7V  | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 0.6  | 3.0                   | μA    |
| I <sub>SB2</sub> | Standby Current $V_{CC} = 2.5V$         | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 1.4  | 4.0                   | μA    |
| I <sub>SB3</sub> | Standby Current V <sub>CC</sub> = 2.7V  | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 1.6  | 4.0                   | μA    |
| I <sub>SB4</sub> | Standby Current V <sub>CC</sub> = 5.0V  | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 8.0  | 18.0                  | μA    |
| ILI              | Input Leakage Current                   | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 0.10 | 3.0                   | μA    |
| I <sub>LO</sub>  | Output Leakage Current                  | $V_{OUT} = V_{CC} \text{ or } V_{SS}$ |                       | 0.05 | 3.0                   | μA    |
| V <sub>IL</sub>  | Input Low Level <sup>(1)</sup>          |                                       | -0.6                  |      | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Level <sup>(1)</sup>         |                                       | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL2</sub> | Output Low Level V <sub>CC</sub> = 3.0V | I <sub>OL</sub> = 2.1mA               |                       |      | 0.4                   | V     |
| V <sub>OL1</sub> | Output Low Level V <sub>CC</sub> = 1.7V | I <sub>OL</sub> = 0.15mA              |                       |      | 0.2                   | V     |

Note: 1. V<sub>IL</sub> min and V<sub>IH</sub> max are reference only and are not tested

# Atmel AT24C02C

#### Table 2-3.AC Characteristics

Applicable over recommended operating range from  $T_{AI} = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $V_{CC} = +1.7V$  to +5.5V, CL = 1TTL Gate and 100pF (unless otherwise noted)

|                          | Parameter                                                     |           | 1.7, 2.5, 2.7 |      | 5.0V            |       |
|--------------------------|---------------------------------------------------------------|-----------|---------------|------|-----------------|-------|
| Symbol                   |                                                               |           | Max           | Min  | Мах             | Units |
| f <sub>SCL</sub>         | Clock Frequency, SCL                                          |           | 400           |      | 1000            | kHz   |
| t <sub>LOW</sub>         | Clock Pulse Width Low                                         | 1.2       |               | 0.4  |                 | μs    |
| t <sub>HIGH</sub>        | Clock Pulse Width High                                        | 0.6       |               | 0.4  |                 | μs    |
| t <sub>i</sub>           | Noise Suppression Time                                        |           | 50            |      | 50              | ns    |
| t <sub>AA</sub>          | Clock Low to Data Out Valid                                   | 0.1       | 0.9           | 0.05 | 0.55            | μs    |
| t <sub>BUF</sub>         | Time the bus must be free before a new transmission can start | 1.2       |               | 0.5  |                 | μs    |
| t <sub>HD.STA</sub>      | Start Hold Time                                               | 0.6       |               | 0.25 |                 | μs    |
| t <sub>SU.STA</sub>      | Start Setup Time                                              | 0.6       |               | 0.25 |                 | μs    |
| t <sub>HD.DAT</sub>      | Data In Hold Time                                             | 0         |               | 0    |                 | μs    |
| t <sub>SU.DAT</sub>      | Data In Setup Time                                            | 100       |               | 100  |                 | ns    |
| t <sub>R</sub>           | Inputs Rise Time <sup>(1)</sup>                               |           | 0.3           |      | 0.3             | μs    |
| t <sub>F</sub>           | Inputs Fall Time <sup>(1)</sup>                               |           | 300           |      | 100             | ns    |
| t <sub>SU.STO</sub>      | Stop Setup Time                                               | 0.6       |               | .25  |                 | μs    |
| t <sub>DH</sub>          | Data Out Hold Time                                            | 50        |               | 50   |                 | ns    |
| t <sub>WR</sub>          | Write Cycle Time                                              |           | 5             |      | 5               | ms    |
| Endurance <sup>(1)</sup> | 5.0V, 25·C, Byte Mode                                         | 1 Million |               |      | Write<br>Cycles |       |

Note: 1. This parameter is ensured by characterization only





## 3. Device Operation

**CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see Figure 5-2 on page 8). Data changes during SCL high periods will indicate a start or stop condition as defined below.

**START CONDITION:** A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 5-3 on page 8).

**STOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 5-3 on page 8).

**ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle.

**STANDBY MODE:** The Atmel<sup>®</sup> AT24C02C features a low-power standby mode which is enabled: (a) upon powerup and (b) after the receipt of the STOP bit and the completion of any internal operations.

**2-Wire Software Reset:** After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by following these steps: (a) Create a start bit condition, (b) clock 9 cycles, (c) create another start bit followed by stop bit condition as shown below. The device is ready for next communication after above steps have been completed.





## 4. Bus Timing



Figure 4-1. SCL: Serial Clock, SDA: Serial Data I/O

## 5. Write Cycle Timing





Notes: 1. The write cycle time t<sub>WR</sub> is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle















### 6. Device Addressing

The 2K EEPROM device requires an 8-bit device address word following a start condition to enable the chip for a read or write operation (refer to Figure 8-1).

The device address word consists of a mandatory one, zero sequence for the first four most significant bits as shown. This is common to all the EEPROM devices.

The next three bits are the A2, A1 and A0 device address bits for the 2K EEPROM. These three bits must compare to their corresponding hard-wired input pins.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a compare of the device address, the EEPROM will output a zero. If a compare is not made, the chip will return to a standby state.

## 7. Write Operations

**BYTE WRITE:** A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle,  $t_{WR}$ , to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 8-2 on page 10).

PAGE WRITE: The 2K EEPROM is capable of an 8-byte page write.

A page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to seven data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 8-3 on page 10).

The data word address lower three bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than eight data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten.

**ACKNOWLEDGE POLLING:** Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero allowing the read or write sequence to continue.

### 8. Read Operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. There are three read operations: current address read, random address read and sequential read.

**CURRENT ADDRESS READ:** The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the





first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page.

Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input zero but does generate a following stop condition (see Figure 8-4 on page 11).

**RANDOM READ:** A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a zero but does generate a following stop condition (see Figure 8-5 on page 11).

**SEQUENTIAL READ:** Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a zero but does generate a following stop condition (see Figure 8-6 on page 11).

Figure 8-1. Device Address

|    |     |   | _ |   |       |       |       |     |
|----|-----|---|---|---|-------|-------|-------|-----|
| 2K | 1   | 0 | 1 | 0 | $A_2$ | $A_1$ | $A_0$ | R/W |
|    | MSE | 3 |   |   |       |       |       | LSB |







# 10 Atmel AT24C02C















### 9. Ordering Code Detail



# 10. Part Markings

## Atmel AT24C02C-PUM

Top Mark Seal Year | Seal Week U = Material Set Y = Seal Year |---|---|---|---| WW = Seal Week A T M L U Y W W 02C= Device |---|---|---|---| @ = Country of Assembly М M = Voltage Indicator 0 2 C Q |---|---|---|---| \*Lot Number to Use ALL Characters in Marking \* LOT NUMBER |---|---|---|---| BOTTOM MARK PIN 1 INDICATOR (DOT) No Bottom Mark

### Atmel AT24C02C-SSHM

Top Mark Seal Year | Seal Week H = Material Set Y = Seal Year |---|---|---|---| WW = Seal Week A T M L H Y W W 02C= Device |---|---|---|---| M = Voltage Indicator 0 2 C M Q @ = Country of Assembly |---|---|---|---| \*Lot Number to Use ALL Characters in Marking \* LOT NUMBER |---|---|---|---| BOTTOM MARK PIN 1 INDICATOR (DOT) No Bottom Mark

#### Atmel AT24C02C-XHM

```
Top Mark
  PIN 1 INDICATOR (DOT)
                              H = Material Set
                               Y = Seal Year
   |---|---|---|---|
                               WW = Seal Week
     A T H Y W W
                               02C= Device
     |---|---|---|
                               M = Voltage Indicator
      0 2 C M @
                               @ = Country of Assembly
     |---|---|---|---|
       ATMEL LOT NUMBER
  |---|---|---|---|
                               BOTTOM MARK
```

No Bottom Mark





#### Atmel AT24C02C-MAHM

Top Mark

 |---|--|
 02C= Device

 02C
 H

 M
 M

 H
 M

 M
 C

 M
 M

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

 M
 C

### Atmel AT24C02C-STUM

Top Mark

Bottom Mark

| Y | М | Т | С |
|---|---|---|---|
|   |   |   |   |

| Y  | = | One Digit Year Code |
|----|---|---------------------|
| М  | = | Seal Month          |
| ΤС | = | Trace Code          |

#### Atmel AT24C02C-CUM

Top Mark

|      |   |   |                                                                                            |      |        | 020 | C= | Device              |
|------|---|---|--------------------------------------------------------------------------------------------|------|--------|-----|----|---------------------|
| Line | 1 | > | 02CU                                                                                       |      |        | U   | =  | Material Set        |
| Line | 2 | > | YMTC                                                                                       |      |        | Y   | =  | One Digit Year Code |
|      |   |   | <pin 1<="" td=""><td>THIS</td><td>CORNER</td><td>М</td><td>=</td><td>Seal Month</td></pin> | THIS | CORNER | М   | =  | Seal Month          |
|      |   |   |                                                                                            |      |        | TC  | =  | Trace Code          |

# 11. Ordering Codes

## Atmel AT24C02C Ordering Information

| Ordering Code                                       | Voltage      | Package  | Operation Range                                   |  |
|-----------------------------------------------------|--------------|----------|---------------------------------------------------|--|
| AT24C02C-PUM (Bulk form only)                       | 1.7V to 5.5V | 8P3      |                                                   |  |
| AT24C02C-SSHM-B <sup>(1)</sup> (NiPdAu Lead Finish) | 1.7V to 5.5V | 8S1      |                                                   |  |
| AT24C02C-SSHM-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.7V to 5.5V | 8S1      |                                                   |  |
| AT24C02C-XHM-B <sup>(1)</sup> (NiPdAu Lead Finish)  | 1.7V to 5.5V | 8A2      | Lead-free/Halogen-free/<br>Industrial Temperature |  |
| AT24C02C-XHM-T <sup>(2)</sup> (NiPdAu Lead Finish)  | 1.7V to 5.5V | 8A2      | (-40°C to 85°C)                                   |  |
| AT24C02C-MAHM-T <sup>(2)</sup> (NiPdAu Lead Finish) | 1.7V to 5.5V | 8Y6      |                                                   |  |
| AT24C02C-STUM-T <sup>(2)</sup>                      | 1.7V to 5.5V | 5TS1     |                                                   |  |
| AT24C02C-CUM-T <sup>(2)</sup>                       | 1.7V to 5.5V | 8U3-1    |                                                   |  |
| AT24C02C-WWU11 <sup>(3)</sup>                       | 1.7V to 5.5V | Die Sale | Industrial Temperature<br>(-40°C to 85°C)         |  |

Notes: 1. "-B" denotes bulk

- 2. "-T" denotes tape and reel. SOIC = 4K per reel. TSSOP, UDFN, SOT23, and VFBGA = 5K per reel
- 3. For Wafer sales, please contact Atmel Sales

| Package Type |                                                                                 |  |  |  |
|--------------|---------------------------------------------------------------------------------|--|--|--|
| 8P3          | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                         |  |  |  |
| 8S1          | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC)               |  |  |  |
| 8A2          | 8-lead, 4.4mm Body, Plastic Thin Shrink Small Outline Package (TSSOP)           |  |  |  |
| 8Y6          | 8-lead, 2.00mm x 3.00mm Body, 0.50mm Pitch, Dual No Lead Package (UDFN)         |  |  |  |
| 5TS1         | 5-lead, 2.90mm x 1.60mm Body, Plastic Thin Shrink Small Outline Package (SOT23) |  |  |  |
| 8U3-1        | 8-ball, die Ball Grid Array Package (VFBGA)                                     |  |  |  |





## 12. Packaging Information





# Atmel AT24C02C

#### 8S1 - JEDEC SOIC







#### 8A2 – TSSOP



# Atmel AT24C02C

#### 8Y6 - UDFN







#### 5TS1 – SOT23



# Atmel AT24C02C

#### 8U3-1 - VFBGA







# 13. Revision History

| Doc. Rev. | Date    | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8700D     | 08/2010 | Changed AT24C02C-XHM Part Marking from C02CM@ to 02CM @                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8700C     | 07/2010 | Ordering Information:<br>- Changed Atmel AT24C02C-TSUM-T to Atmel AT24C02C-STUM-T<br>- Changed Atmel AT24C02CY6-MAHM-T to Atmel AT24C02C-MAHM-T<br>- Changed Atmel AT24C02CU3-CUM-T to Atmel AT24C02C-CUM-T<br>Catalog Numbering Scheme, changed TS = SOT23 to ST = SOT23<br>Part Marking SOT23:<br>- Changed 2CMWU to 2CMBU<br>- Changed W = Write Protection Feature to B = Write Protection<br>Part Marking PDIP and SOIC: Added @ = Country of Assembly<br>Part Marking TSSOP: Replaced and removed bottom mark<br>Part Marking UDFN: Added HM@<br>Remove Preliminary Status<br>Changed t <sub>1</sub> Max 40 to 50 in Table AC Characteristics |
| 8700B     | 02/2010 | Corrected Catalog Numbering Scheme and Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8700A     | 12/2009 | Initial Document Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



#### **Headquarters**

Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: (+1) (408) 441-0311 Fax: (+1) (408) 487-2600 www.atmel.com

#### International

Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG Tel: (+852) 2245-6100 Fax: (+852) 2722-1369 Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN Tel: (+81) (3) 3523-3551 Fax: (+81) (3) 3523-7581

#### **Product Contact**

Technical Support s\_eeprom@atmel.com

Sales Contact www.atmel.com/contacts Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

#### © 2010 Atmel Corporation. All rights reserved.

Atmel<sup>®</sup>, logo and combinations thereof, and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.